### **CSIE DIC Lab 2023**

## Lab12. Cell-Based APR Training

#### **Data Preparation**

1. Extract LAB data from TA's directory:

% tar xzvf ~dicta/lab12.tar.gz

2. The extracted LAB directory (lab12) contains:

a. Innovus/ :APR working directory

**b.** Netlist/ :Synthesized netlist

#### **Command Line Mode**

The following steps will guide you on how to run Cadence® Innovus<sup>TM</sup> Implementation System (INNOVUS) 21.17 Timing/SI closure flow using command line mode. The requirement of this lab is to complete the APR flow using both the command line mode and the GUI mode.

### Add I/O Pad to CORE module

- 1. Change to the directory: Netlist
- 2. Add I/O PAD module to CORE module:

Open **CHIP\_syn.v** and you can see the I/O PAD module is added at the beginning of the file. The top module name is **CHIP**.

| What is the | input pad module name?         |
|-------------|--------------------------------|
| What is the | output pad module name?        |
| How many    | 1.8V core power pads are used? |

- 3. Open timing constraint file: CHIP.sdc
- 4. Change to the directory: **Innovus**, and open IO Pad Location file: **CHIP.io** Please see **Appendix A** for detail.

## Reading Cell Library information and netlist for APR

5. Start INNOVUS in Innovus directory:

% innovus

6. In INNOVUS menu, open File->Import Design



7. Load CHIP.globals, then click OK button



8. In INNOVUS command prompt, execute the script **s0.cmd**:

#### innovus > source s0.cmd

How many standard cell instances (stdCell insts) are in CHIP?

## **Define Chip Floorplan**

9. In INNOVUS command prompt execute script **s1.cmd**:

#### innovus > source s1.cmd

10. In this design, Core Size: 500μm×500μm, Core to I/O Distance: 150μm.

### **Power Planning (Add Power Rings and Stripes)**

11. In INNOVUS command prompt execute script **s2.cmd**:

#### innovus> source s2.cmd

12. Power ring width:  $9\mu m \times 7$  (M5/M6)

| 12 China mi 14 (000 (M5)) and 000 (MC)                                                               |
|------------------------------------------------------------------------------------------------------|
| <ul><li>13. Stripe width: 9μm (M5), and 9μm (M6).</li><li>14. Connect Pad core power pins.</li></ul> |
| 1 1                                                                                                  |
| Place Standard Cells and Add Tie-Hi/Tie-Lo Cells                                                     |
| 15. In INNOVUS command prompt execute script <b>s3.cmd</b> :                                         |
| innovus> source s3.cmd                                                                               |

|     | What is the | placement density?                                                    |
|-----|-------------|-----------------------------------------------------------------------|
| In- | -Placemen   | t Optimization and Connect Standard Cell Power Pins                   |
|     | - Before (  | Clock Tree Synthesis                                                  |
| 16. | In INNOVU   | JS command prompt, execute the following timing analysis command      |
|     | innovus> ti | imeDesignS -preCTS Integration                                        |
| 17. | INNOVUS     | performs a trial route and estimates the interconnection RC effects.  |
|     | What are th | e worst negative slack (WNS) and the total negative slack (TNS)?      |
|     | WNS =       | , TNS=Croup.                                                          |
|     | How many    | real design rule violations (DRVs) are there?                         |
|     | Real DRV (  | max_cap, max_tran, max_fanout)=(,,)                                   |
| 18. | Please see  | timing reports in timingReports directory, all slack values should be |
|     | positive va | alue in this file. Moreover, for detail timing path report, see       |
|     | CHIP_pre0   | CTS_all.tarpt.gz. DRVs report files: *.cap.gz, *.fanout,gz, and       |
|     | *.tran.gz.  | Nem                                                                   |

% gvim CHIP\_preCTS\_all.tar.gz &

innovus> optDesign -preCTS

19. If the timing slack is negative, or there are DRVs, execute the following command

## What are the WNS and TNS after in-placement optimization (IPO)? WNS =\_\_\_\_, TNS=\_\_\_\_ Real DRV (max\_cap, max\_tran, max\_fanout)=( \_\_\_\_\_, \_\_\_\_, \_\_\_\_) (The script for IPO before clock tree synthesis is **s4.cmd**.)

20. In INNOVUS command prompt execute script **s4.cmd**:

innovus> source s4.cmd

Then the standard cell's power pins are connected.

## Clock Tree Synthesis (CTS)

21. In INNOVUS command prompt execute script **s5.cmd**:

#### innovus> source s5.cmd

Then the clock tree specification file (CHIP.CCOPT.spec) is automatically generated based on the timing constraints file (CHIP.sdc). After CTS, the information for the clock network can be found in Clock Tree Debugger.

- 22. Use Clock Tree Debugger to display the clock tree of the design
  - a. In INNOVUS menu, open Clock -> CCOpt Clock Tree Debugger
  - **b.** Click **OK** button



c. In Clock Tree Debugger menu, open View -> Enable clock path browser



The inserted clock buffers and their sink DFFs are shown. The clock skew for

each skew group is also displayed.

What is the maximum clock skew of the design after CTS?

- 23. Display the histogram of clock network delay
  - a. In Clock Tree Debugger menu, open View -> Histogram



- **b.** In Histogram window, select the following options
  - ➤ ✓ DELAY MAXeVVC
- c. In Histogram window, open **Prefs...** (Set Preference)



d. In Set Preference window, *Histogram Preferences* table

Delay range, min: 1.5Delay range, max: 1.7

➤ Bar width: **0.01** 

e. Click **OK** button



In the histogram, the distribution of the clock network delay is shown, and the maximum and minimum clock network delay can be found.

- 24. Display the clock tree in INNOVUS GUI window
  - **a.** In **Display Layer Control** menu, uncheck all metals and vias layers to see the clock tree more clearly.



**b.** In Clock Tree Debugger window, use the left mouse button and hold the Ctrl key to select all sinks DFFs of the clock tree. **You should click on the output line of each clock buffers to select the DFFs**. Subsequently, the clock tree will be displayed as follows:



c. In Display Layer Control menu, turn on the display of all metals and vias Layers.

## **In-Place Optimization (IPO)**

## - After Clock Tree Synthesis

25. In INNOVUS command prompt, execute the following command:

| innovus> timeDesign -postCTS | innovus> | timeDesign | -postCTS |
|------------------------------|----------|------------|----------|
|------------------------------|----------|------------|----------|

|     | innovus> timeDesign -postC18                                                                                                                                  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26. | After clock tree synthesis, the clock skew will affect the timing of the design. INNOVUS performs a trial route and estimates the interconnection RC effects. |
|     | What are the worst negative slack (WNS) and the total negative slack (TNS)?  WNS =, TNS=                                                                      |
|     | How many real design rule violations (DRVs) are there?                                                                                                        |
|     | Real DRV (max_cap, max_tran, max_fanout)=(,,)                                                                                                                 |
| 27. | After CTS, further timing optimization is performed to meet timing constraints if                                                                             |
|     | there has negative timing slack or DRVs in setup time analysis.                                                                                               |
|     | innovus> optDesign -postCTS Group.                                                                                                                            |
|     | What are the worst negative slack (WNS) and the total negative slack (TNS)?                                                                                   |
|     | WNS =, TNS=                                                                                                                                                   |
|     | Real DRV (max_cap, max_tran, max_fanout)=(,)                                                                                                                  |
| 28. | After CTS, the clock skew may cause hold time violations. We need to perform                                                                                  |
|     | hold time analysis.                                                                                                                                           |
|     | innovus> timeDesign -postCTS -hold                                                                                                                            |
|     | What are the worst negative slack (WNS) and the total negative slack (TNS)?                                                                                   |
|     | WNS =, TNS=                                                                                                                                                   |
| 29. | If hold time slack is negative, you can fix them with the following command:                                                                                  |
|     | INNOVUS> optDesign -postCTS -hold                                                                                                                             |
|     | What are the worst negative slack (WNS) and the total negative slack (TNS)?                                                                                   |
|     | WNS =, TNS=                                                                                                                                                   |
| 30. | Please see timing reports in timingReports directory. For detail path report, see                                                                             |
|     | CHIP_postCTS_all.tarpt.gz (setup time check) and CHIP_postCTS_all                                                                                             |
|     | _hold.tarpt.gz (hold time check). DRV violations report files: *.cap.gz,                                                                                      |
|     | *.fanout.gz, and *.tran.gz.                                                                                                                                   |
|     | (The script for IPO after clock tree synthesis is s6.cmd.)                                                                                                    |
|     |                                                                                                                                                               |

# Add I/O Pad Filler Cells

31. In INNOVUS command prompt execute script **s7.cmd**:

#### innovus> source s7.cmd

I/O PAD Fillers will be added and filled up the gap between I/O PADs. I/O PAD fillers need to be placed before detail routing.

### SI-Prevention Detail Route (NanoRoute)

32. In INNOVUS command prompt execute script **s8.cmd**:

#### innovus> source s8.cmd

- 33. Nanoroute can prevent cross talk effects (SI prevention) and fix antenna rule violations, and it also routes design according to the timing constraints.
- 34. After detail routing, in INNOVUS command prompt, execute the following command to check the routed design:

innovus> verifyConnectivity -type all -error 1000 -warning 50 If you see any violation, your routed design is not correct. (LVS error)

35. In INNOVUS command prompt, execute following command:

#### innovus> verify drc

If you see any violation, your routed design is not correct. (DRC error) (The script for NanoRoute is **s8.cmd**.)

### **In-Place Optimization (IPO)**

- After Detailed Route
- 36. In INNOVUS command prompt, type the following timing analysis mode setting:

innovus> setAnalysisMode -cppr both \

- -clockGatingCheck true -timeBorrowing true \
- -useOutputPinCap true -sequentialConstProp false \
- -timingSelfLoopsNoSkew false -enableMultipleDriveNet true \
- -clkSrcPath true -warn true -usefulSkew true \
- -analysisType onChipVariation -log true

(You can copy-paste these commands from **s9.cmd**)

| innovus/ timeDesign    | -postRoute                                            |
|------------------------|-------------------------------------------------------|
| What are the worst neg | ative slack (WNS) and the total negative slack (TNS)? |
| WNS = , T              | NS=                                                   |

| 37. After detail routing with NanoRoute, SI analysis (glitch analysis) is default turned on, and further timing optimization is performed to meet setup timing constraints. If you have negative setup timing slack, use the following command to perform            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| timing optimization:                                                                                                                                                                                                                                                 |
| innovus> optDesign -postRoute  What are the worst negative slack (WNS) and the total negative slack (TNS)?  WNS =, TNS=                                                                                                                                              |
| Real DRV (max_cap, max_tran, max_fanout)=(,,)                                                                                                                                                                                                                        |
| 38. The hold time violations are also needed to be verified after detail routing:                                                                                                                                                                                    |
| innovus> timeDesign -postRoute -hold  What are the worst negative slack (WNS) and the total negative slack (TNS)?  WNS =, TNS=                                                                                                                                       |
| Real DRV (max_cap, max_tran, max_fanout)=(,,)                                                                                                                                                                                                                        |
| 39. You can fix hold time violations if the timing slack is negative:                                                                                                                                                                                                |
| innovus> optDesign -postRoute -hold                                                                                                                                                                                                                                  |
| What are the worst negative slack (WNS) and the total negative slack (TNS)?  WNS =, TNS=  Real DRV (max_cap, max_tran, max_fanout)=(,,)                                                                                                                              |
| 40. Please see timing reports in <b>timingReports</b> directory. For a detail path report, see CHIP_postRoute_all.tarpt.gz (setup time check) and CHIP_postRoute_all_hold.tarpt.gz (hold time check). DRV violations report files: *.cap.gz, *.fanout.gz, *.tran.gz. |
| (The script for IPO after the detailed route is <b>s9.cmd</b> .)                                                                                                                                                                                                     |
| Add CORE Filler Cells                                                                                                                                                                                                                                                |
| 41. In INNOVUS command prompt, execute script s10.cmd:                                                                                                                                                                                                               |
| innovus> source s10.cmd                                                                                                                                                                                                                                              |
| 42. Core filler cells are added to reduce well resistance and avoid CMOS latch-up problems.                                                                                                                                                                          |
| 43. I/O PAD fillers had already inserted before detail routing (NanoRoute), and before stream-out, core fillers are inserted in this step.                                                                                                                           |
| 44. Core fillers will fill up all empty core placement region and make the design density becomes 100%. Thus it is not possible to have any further IPO after adding core filler cells.                                                                              |

### RC Extraction, Delay Calculation, Stream Out, and Write

### **Out Netlist**

45. In INNOVUS command prompt, execute script **s11.cmd**:

#### innovus> source s11.cmd

- 46. The routed design is output in GDS-II format for tape-out (CHIP.gds). Also, after 3D Full-Chip RC extraction (QRC), CHIP.v and CHIP.sdf are generated for post-layout gate-level simulation.
- 47. CHIP LVS.v includes filler cells and is only for Calibre LVS comparisons.
- 48. Do not close the INNOVUS window now. You need it to display IR drop analysis results later.

## **Post-Layout Gate-Level Simulation**

- 49. You need to open another terminal window to run this step.
- 50. Change to directory **Netlist**
- 51. Perform post-layout gate-level simulation of CHIP.v

#### % neverilog -f run.f

You can also change the cycle time in TEST\_CHIP.v to see the maximum clock rate of this design. (cycle time is defined as Tclk)

52. After post-layout gate-level simulation, **CHIP.tcf** is generated in this directory. This file will be used for power rail analysis.

### **Power Rail Analysis**

53. Back to INNOVUS, in INNOVUS command prompt, execute script s12.cmd:

#### innovus> source s12.cmd

54. In the first step (**libgen.tcl**) of power rail analysis, we need to generate the Port View database for all standard cells.

A directory named ./run\_voltus\_static/fast\_allcells.cl/ is generated.

55. In the second step (**power\_analysis.tcl**), we need to run PowerMeter instance power analysis to calculate the power consumption of each instance of the design. Then the power database (./run\_voltus\_static/power.db) is generated.

You can find the detail instance power information in ./run\_voltus\_static/ CHIP\_static\_power.rpt. In the end of this file, what is the total power (including I/O Pads) of this design?

56. In the third step (rail\_analysis.tcl), we need to run Voltus to analyze the IR-drop of the design. A directory named ./run\_voltus\_static/VDD\_125C\_avg\_1 is generated. It contains the graphics IR-drop analysis results which can be displayed in INNOVUS.

### Display Power Rail Analysis

57. In INNOVUS menu, open *Power -> Report -> Power & Rail Results...* 



- 58. Load rail analysis database (DB):
  - **a.** In layout window, you will see a hidden menu in the left-top area of the layout, as indicated in the following figure. Move the mouse cursor to this area, and click on this hidden menu to show Power Rail Plot window.



- **b.** In Power Rail Plot window, change Type to : Rail
- c. Click **DB Setup** button



- d. In Power & Rail Setup window, click on Browse button, and select Rail Database directoy: run\_voltus\_static/ VDD\_125C\_avg\_1
- e. Click **OK** button to load Rail database.



- 59. In Power Rail Plot window
  - a. Change "non Clear" to "ir IR Drop"
  - b. Turn on: Result Browser and Voltage Source



**c.** In **Display Layer Control** menu, uncheck all metals and vias **Layers** to see the IR drop result more clearly.



In Result Browser window, you can see the histogram of IR drop values, what is the overall data range for IR drop analysis?



60. Close INNOVUS

innovus> exit

#### **GUI Mode**

The following steps will guide you on how to run Cadence® Innovus<sup>TM</sup> Implementation System (INNOVUS) 21.17 Timing/SI closure flow using GUI. Each step in GUI mode has a corresponding one in command line mode. Please understand the meaning of each step.

### **Data Preparation**

1. Remove the lab12 directory and extract LAB data from TA's directory again:

% rm -rf lab12

% tar xzvf ~dicta/lab12.tar.gz

### Add I/O Pad to CORE module

- 2. Change to the directory: **Netlist**
- 3. Add I/O PAD module to CORE module:

  Open CHIP\_syn.v and you can see the I/O PAD module is added at the beginning of the file. The top module name is CHIP.

Integration

- 4. Open timing constraint file: CHIP.sdc
- 5. Change to the directory: **Innovus**, and open IO Pad Location file: **CHIP.io** Please see **Appendix A** for detail.

### Reading Cell Library information and netlist for APR

6. Start INNOVUS in Innovus directory:

% innovus

7. In INNOVUS menu, open *Tools-> Set Multiple CPU Usages* 



8. In the **Basic** tab, set the **Number of Local CPU(s)** to **4**. Then click **OK** to set up for the number of CPUs used by INNOVUS.



- 10. Fill up the following field:
  - a. Netlist

Files: CHIP\_syn.v

➤ Top Cell: ⊙ By User : CHIP

**b.** Technology/Physical Libraries

➤ ①LEF Files: 00LIB/umc18\_6lm\_tech.lef
00LIB/umc18\_6lm\_core.lef
00LIB/umc18\_6lm\_antenna.lef
00LIB/umc18io3v5v\_6lm.lef

Note: The order of those .lef files can not be interchanged.

c. Floorplan

➤ IO Assignment Files: CHIP.io

d. Power

Power Nets: VDDGround Nets: GND

e. Click the Create Analysis Configuration button



11. In MMMC Browser, we can configure for the MMMC objects.



### 12. Create MMMC Objects

- a. In MMMC Browser, double click on the "Library Sets"
- **b.** Create a new Library Set with
  - Name: libsWC
  - Timing Library Files:

00LIB/slow.lib

00LIB/umc18io3v5v\_slow.lib

SI Library Files:

00LIB/slow.cdb

00LIB/umc18io3v5v\_slow.cdb



- **c.** Create a new Library Set with
  - Name: libsBC
  - Timing Library Files:

00LIB/fast.lib

00LIB/umc18io3v5v\_fast.lib

■ SI Library Files:

00LIB/fast.cdb

#### 00LIB/umc18io3v5v fast.cdb



- In MMMC Browser, double click on "RC Corners" d.
- Create a new RC Corner with e. ntegration
  - Name: RC\_MAX
  - Cap Table: 00LIB/umc18\_1p6m.captbl
  - Temperature: 125
  - QRC Technology File: 00LIB/RCGen.tch



- Create a new RC Corner with
  - Name: RC MIN
  - Cap Table: 00LIB/umc18\_1p6m.captbl
  - Temperature: 0
  - QRC Technology File: 00LIB/RCGen.tch



- g. In MMMC Browser, double click on "Delay Corners"
- h. Create a new Delay Corner with
  - Name: **DELAY MAX**
  - RC Corner: RC MAX
  - Library Set: libsWC



i. Create a new Delay Corner with

Name: DELAY\_MINRC Corner: RC\_MINLibrary Set: libsBC



- j. In MMMC Browser, double click on "Constraint Modes"
- k. Create a new Constraint Mode with
  - Name: CHIP SDC
  - Add SDC Constraint Files: CHIP.sdc



- 13. Create analysis views and configure views for setup/hold time analysis
  - a. In MMMC Browser, double click on "Analysis Views"
  - **b.** Create a new analysis view with
    - Name: CHECK\_SETUP\_TIME
    - Constraint Mode: CHIP SDC
    - Delay Corner: **DELAY\_MAX**



c. Create a new analysis view with

Name: CHECK\_HOLD\_TIMEConstraint Mode: CHIP\_SDC

■ Delay Corner: **DELAY MIN** 



- d. In MMMC Browser, double click on "Setup Analysis Views"
- e. Add the CHECK\_SETUP\_TIME view to Setup Analysis Views



- f. In MMMC Browser, double click on "Hold Analysis Views"
- g. Add the CHECK\_HOLD\_TIME view to Hold Analysis Views



h. Click on Save & Close, and save the MMMC configuration as





- 14. Save current design import settings:
  - a. Click Save... button
    - File name: **CHIP.globals**
  - b. Click OK button
  - c. After design import, click button and change to "Design View"



## **Connect Global Power Nets**

15. In INNOVUS menu, open Power -> Connections Global Nets



- 16. Add all VDD pins to Connection List:
  - a. Connect Pin
  - **b.** Pin Name(s): **VDD**
  - c. Scope Apply All
  - **d.** To Global Nets: **VDD**
  - e. Click Add to List button



lmplement

- 17. Add all VDD nets to Connection List:
  - a. Connect Net Basename: VDD
  - b. Scope Apply All
  - c. To Global Nets: VDD
  - d. Click Add to List button
- 18. Add all Tie High pins to Connection List:
  - a. Connect Tie High
  - **b.** Pin Name(s): **VDD**
  - c. Scope Apply All
  - d. To Global Nets: VDD
  - e. Click Add to List button
- 19. Add all GND pins to Connection List:
  - a. Connect Pin
  - **b.** Pin Name(s): **GND**
  - c. Scope Apply All
  - d. To Global Nets: GND
  - e. Click Add to List button
- 20. Add all GND nets to Connection List:
  - a. Connect Net Basename: GND
  - b. Scope O Apply All
  - c. To Global Nets: GND
  - d. Click Add to List button
- 21. Add all Tie Low pins to Connection List:
  - a. Connect Tie Low
  - **b.** Pin Name(s): **GND**
  - c. Scope Apply All

- d. To Global Nets: GND
- e. Click Add to List button
- 22. Apply the global connection list:
  - a. Click Apply button.
  - **b.** Click Cancel button to close the window
  - **c.** After setting the global net connections, the *Connection List* should look like the following figure.



23. In INNOVUS command prompt, execute the following command:

#### innovus> setDesignMode -process 180

This command will setup up the default process technology information to **180nm** process, and the following RC extraction engine and cross talk analysis engine will change their default parameter specified for this process.

## **Define Chip Floorplan**

24. In INNOVUS menu, open Floorplan -> Specify Floorplan



Implement

25. Design Dimensions:

a. Specify By O Size

**b.** • Core Size by: • Dimension:

c. Width: 500

d. Height: 500

26. Core Margins by • Core to IO Boundary:

a. Core to Left: 150

b. Core to Right: 150

c. Core to Top: 150

d. Core to Bottom: 150

27. Apply the specify floorplan:

a. Click OK button



## **Power Planning (Add Power Rings)**

#### 28. In INNOVUS menu, open *Power -> Power Planning -> Add Ring...*



- 29. In the **Basic** tab, fill the following field:
  - a. Add Nets: GND VDD



- **b.** Ring Type: Core ring(s) contouring
- c. Specify metal layers and width
  - > Top: **met5(5) H** Width: 9
  - > Bottom: met5(5) H Width: 9
  - ➤ Left: **met6(6) V** Width: **9**
  - Right: met6(6) V Width: 9
- **d.** Click **Update** button, and it will automatically adjust the required spacing.
- e. Specify power ring offset
  - ➤ ⊙ Offset: Center in channel



lmplement

- 30. In the **Advanced** tab, fill the following field:
  - a. Configure wire group
    - **>** ☑ Wire group
    - Number of bits: 7
    - ➤ ☑ Interleaving
- 31. Apply the power ring specification:
  - a. Click Apply button.
  - **b.** Check if the ring is correctly created. If not, click **undo** button in INNOVUS toolbar) and repeat step 29 to step 30 again.
  - c. Click Cancel button to close the Add Rings menu



## **Power Planning (Add Stripes)**

32. In INNOVUS menu, open *Power -> Power Planning -> Add Stripe...* 



Integration

- 33. Create a global power network on metal 6:
  - a. Add Nets: GND VDD
  - b. Specify metal layer, width, direction and spacing
    - **>** Layer: **met6(6)**
    - ➤ Direction: Vertical
    - ➤ Width: 9
    - Click Update button, and it will automatically adjust the required spacing.
  - c. Set Pattern
    - > Set-to-set distance: 100
  - **d.** First/Last Stripe Relative from the core or selected area
    - ➤ Start: **60**
    - ➤ Stop: **60**
  - e. Click Apply button
    - Check if the stripes are correctly created. If not, click **undo** button in INNOVUS toolbar) and repeat step 33.



- 34. Create a global power network on metal 5:
  - a. Specify metal layer, width, direction and spacing
    - ➤ Layer: **met5(5)**
    - ➤ Direction: Horizontal
    - ➤ Width: 9
    - Click Update Button, and it will automatically adjust the required spacing.
  - b. Set Pattern
    - > Set-to-Set distance: 100
  - c. First/Last Stripe Relative from the core or selected area
    - ➤ Start: **60**
    - ➤ Stop: **60**
  - d. Click Apply button
    - ➤ Check if the stripes are correctly created. If not, click **undo** button INNOVUS toolbar) and repeat step 34 again.
  - e. Click Cancel button to close the Add Stripes menu

### **Connect Core Power Pins**

35. In INNOVUS menu, open Route -> Special Route



#### 36. Connect core power:

- a. Add Nets: GND VDD
- **b.** SRoute (Special Net Routing):
  - **▶** □ Block Pins
  - ➤ □ Pad Rings

  - > ✓ Pad Pins Silicon
- c. In Via Generation table, Make via Connection To: Core Ring



**d.** Click **OK** button, and power rings will be connected to the core power pads.



## **Place Standard Cells**

37. In INNOVUS menu, open Place -> Specify -> Placement Blockage



- 38. Specify the placement blockage to avoid placing cells under M1/M2/M3 stripes
  - a. Specify placement blockage
    - **> ☑** M1
    - **>** ☑ M2
    - **> ☑ M3**
    - ➤ □ M4
    - ➤ □ M5
    - ➤ □ M6

**b.** Click  $\overline{OK}$  button



39. In INNOVUS menu, open *Place -> Place Standard Cell* 



- 40. In Place menu, Setup those placement options:
  - a. Run Full Placement
  - **b.** Optimization Options
    - ➤ ☐ Include Pre-Place Optimization
  - **c.** Click **OK** button to start standard cell placement.



- 41. In INNOVUS menu, open Tools -> Set Mode -> Mode Setup
  - a. In TieHiLo table, turn on the options
    - ➤ ☐ Honor Don't Touch
    - ➤ □ Connect Across Hierarchy
    - ➤ ☑ Specify Maximum Fanout : 16

➤ ☑ Specify Maximum Distance : 200

**b.** Click **OK** button



- 42. In INNOVUS menu, open *Place -> Tie Hi/Lo Cells -> Add* 
  - a. Setup the options:
    - ➤ Cell Names: TIEHI TIELO
    - ➤ Prefix: **TIEHILO**
    - Click **OK** button



43. After placement is done, click to "Physical View".



button and change "Design View"



## **Design Optimization: preCTS**

- 44. In INNOVUS menu, open Tools -> Set Mode -> Mode Setup
  - a. In Optimization table, in Useful Skew option, turn on the options for Allow
  - b. Click OK button



## **Connect Standard Cell Power Pin**

45. In INNOVUS menu, open Route -> Special Route



ntegration 🕠

Implement

- 46. Connect standard cell power pin:
  - a. Add Nets: GND VDD
  - **b.** SRoute (Special Net Routing):
    - ➤ □ Block Pins
    - ➤ □ Pad Rings
    - ➤ □ Floating Stripes
    - ➤ □ Pad Pins
    - **▶** ✓ Follow Pins



c. In Via Generation table, Make via Connection To: Core Ring



d. Click OK button



# **In-Place Optimization (IPO)**

- Before Clock Tree Synthesis

47. In INNOVUS menu, open *Timing -> Report Timing* 



48. INNOVUS performs trial route, extract RC, estimates the interconnection RC effects and then perform delay calculation for timing analysis.

tegration

- a. Design Stage: Pre-CTS
- b. Analysis Type: Setup
- c. Click OK button



49. Timing analysis reports are stored in **timingReports**/ directory, **CHIP\_preCTS\_all.tarpt.gz** shows the setup timing analysis results. Slack time should be a positive value in this file. Moreover, DRVs report files are \*.cap.gz, \*.fanout.gz, and \*.tran.gz.

### $\%gvim \quad CHIP\_preCTS\_all.tarpt.gz$

50. If the timing slack is negative, or there has DRVs, open *ECO -> Optimize Design* in INNOVUS menu



51. Perform pre-CTS IPO

- a. Design Stage: Pre-CTS
- **b.** Optimization Type
  - ➤ ☑ Setup
  - Design Rule Violations
    - ☑ Max Cap ☑ Max Tran ☑ Max Fanout
- c. Click **OK** button, INNOVUS will start to optimize your design.
- **d.** If timing slack after pre-CTS IPO is still negative, change Optimization type to **Optimization** Incremental. Then perform preCTS optimization iteratively until timing slack becomes positive. In preCTS stage, only the setup time is checked.



# **Clock Tree Synthesis (CTS)**

- 52. Create clock tree specification file from the SDC constraint file
  - **a.** In INNOVUS command prompt, execute the following command:

innovus> create\_ccopt\_clock\_tree\_spec -file CHIP.CCOPT.spec \
-keep\_all\_sdc\_clocks

- 53. Load clock tree specification file and then synthesize the clock tree
  - **a.** In INNOVUS command prompt, execute the following command:

#### innovus> source CHIP.CCOPT.spec

**b.** In INNOVUS command prompt, execute the following command:

innovus> ccopt design

- 54. Use Clock Tree Debugger to display the clock tree of the design
  - a. Repeat step 22 to step 24 in command line mode Clock Tree Synthesis
     (CTS) section to display the clock tree synthesis result

## **In-Place Optimization (IPO)**

- After Clock Tree Synthesis
- 55. In INNOVUS menu, open *Timing -> Report Timing*. After clock tree synthesis, the clock network delay is not ideal anymore.
- 56. INNOVUS performs trial route, extract RC, estimates the interconnection RC effects and then perform delay calculation for timing analysis
  - a. Design Stage: Post-CTS
  - **b.** Analysis Type: ☑ **Setup**
  - c. Click **OK** button
- 57. After CTS, further timing optimization is performed to meet timing constraints if there has negative timing slack or DRVs. Open *ECO* -> *Optimize Design* in the INNOVUS menu.

Implement

- 58. Perform post-CTS IPO
  - a. Design Stage: Post-CTS
  - **b.** Optimization Type:
    - **▶** ✓ Setup
    - Design Rule Violations
      - ☑ Max Cap ☑ Max Tran ☑ Max Fanout
  - c. Click OK button
  - **d.** If setup timing slack is still negative, change Optimization type to Incremental. Then perform postCTS optimization iteratively until setup timing slack becomes positive.
- 59. Verify that if the hold time constraint is satisfied or not. Open *Timing -> Report Timing* in INNOVUS menu
  - a. Design Stage: Post-CTS
  - **b.** Analysis Type: ✓ **Hold**
  - c. Click **OK** button
- 60. If hold time slack is negative, open *ECO -> Optimize Design* in the INNOVUS menu.
- 61. Perform post-CTS IPO for hold time fixing
  - ➤ Design Stage: Post-CTS
  - > Optimization Type:
    - ➤ ☑ Hold
      - O Design Rule Violations
        - ☑ Max Cap ☑ Max Tran ☑ Max Fanout
  - ➤ Click **OK** button
  - ➤ If hold timing slack is still negative, change Optimization type to ⊙

**Incremental**. Then perform postCTS optimization iteratively until hold timing slack becomes positive.

62. See timing analysis reports in **timingReports**/ directory. For a detail path report, see **CHIP\_postCTS\_all.tarpt.gz** (setup time check) and **CHIP\_postCTS\_all\_hold.tarpt.gz** (hold time check). DRV violations report files: \*.cap.gz, \*.fanout.gz, and \*.tran.gz.

%gvim CHIP\_postCTS\_all.tarpt.gz %gvim CHIP\_postCTS\_all\_hold.tarpt.gz

### Add I/O PAD Filler

63. In INNOVUS menu, open Place -> Physical Cell -> Add I/O Filler



- 64. In Add IO Filler Menu:
  - a. Add PFILL cells
    - ➤ Name: **PFILL**
    - ➤ Prefix: **IOFILLER**
    - ➤ □Fill Any Gap
    - ➤ Side: Top
    - ➤ Click **Apply** button
    - ➤ Repeat this step for four sides (Top, Bottom, Left, and Right)
  - **b.** Add PFILL 9 cells
    - ➤ Name: PFILL 9
    - > Prefix: **IOFILLER**
    - ➤ □Fill Any Gap
    - ➤ Side: Top
    - ➤ Click **Apply** button

➤ Repeat this step for four sides (Top, Bottom, Left, and Right)

c. Add PFILL 1 cells

Name: PFILL 1

➤ Prefix: **IOFILLER** 

➤ □Fill Any Gap

➤ Side: Top

➤ Click **Apply** button

> Repeat this step for four sides (Top, Bottom, Left, and Right)

d. Add PFILL 01

➤ Name: **PFILL 01** 

> Prefix: IOFILLER

➤ ☑Fill Any Gap

➤ Side: **Top** 

Click Apply button

> Repeat this step for four sides (Top, Bottom, Left, and Right)



em Integration 🤝

Note: PAD fillers must be added before the detailed route, or there may have some DRC/LVS violations after a detailed route.

## SI-Prevention Detail Route (NanoRoute)

65. In INNOVUS menu, open *Route -> NanoRoute -> Route* 



- 66. Nanoroute can prevent cross talk effects and fix antenna rule violations, and it also routes design to meet timing constraints.
  - a. Concurrent Routing Features
    - ➤ ☑ Fix Antenna ☑ Insert Diodes Diode Cell Name: ANTENNA
    - **▶** ☑ Timing Driven
    - **> ☑** SI Driven
  - **b.** Click **OK** button



67. In INNOVUS menu, open Verify -> Verify Connectivity



- 68. Check LVS error after detail routing
  - a. Click **OK** button
    - ➤ If you see any violations, the routed design is not correct. (LVS error)



69. In INNOVUS menu, open Verify -> Verify DRC



- 70. Check detail routing for DRC error
  - a. Click **OK** button
    - ➤ If you see any violations, the routed design is not correct. (DRC error)



# **In-Place Optimization (IPO)**

- After Detail Route
- 71. In INNOVUS menu, open *Tools -> Set Mode -> Specify Analysis Mode* 
  - a. Change Timing Mode to On-Chip Variations
  - b. **☑** CPPR
  - c. Click **OK** button





- 72. In INNOVUS menu, open *Timing -> Report Timing*
- 73. INNOVUS extracts RC, estimates the interconnection RC effects and then perform delay calculation for timing analysis
  - a. Design Stage: Post-Route
  - **b.** Analysis Type: ✓ **Setup**
  - c. Click OK button
- 74. After detail routing with NanoRoute, SI aware analysis (glitch analysis) is enabled, and further timing optimization is performed to meet setup timing constraints. If there is negative setup timing slack or DRVs. Open *ECO -> Optimize Design* in the INNOVUS menu
- 75. Perform post-Route IPO
  - a. Design Stage: Post-Route
  - **b.** Optimization Type
    - **> ☑** Setup
    - **▶** Design Rule Violations
      - ☑ Max Cap ☑ Max Tran ☑ Max Fanout
  - c. ☑ Include SI
  - **d.** Click **OK** button
  - e. If setup timing slack is still negative, change Optimization type to Incremental. Then perform postRoute optimization iteratively until setup timing slack becomes positive.
- 76. Verify if the hold time constraint is satisfied or not. Open *Timing -> Report Timing* in INNOVUS menu
  - a. Design Stage: Post-Route
  - **b.** Analysis Type: ☑ **Hold**
  - c. Click OK button

- 77. If hold time slack is negative, open *ECO -> Optimize Design* in the INNOVUS menu
- 78. Perform post-Route IPO for hold time fixing
  - a. Design Stage: Post-Route
  - > Optimization Type:
    - **▶** ☑ Hold
    - Design Rule Violations

☑ Max Cap ☑ Max Tran ☑ Max Fanout

- b. ☑ Include SI
- c. Click OK button

See timing reports in **timingReports**/ directory. For a detail path report, see CHIP\_postRoute\_all.tarpt.gz (setup time check) and CHIP\_postRoute\_all\_hold.tarpt.gz (hold time check). DRV violations report files: \*.cap.gz, \*.fanout.gz, and \*.tran.gz.

%gvim CHIP\_postRoute\_all\_tarpt.gz ent %gvim CHIP\_postRoute\_all\_hold.tarpt.gz

## Add CORE Filler Cells

79. In INNOVUS menu, open Place -> Physical Cell -> Add Filler



- 80. Core fillers can reduce well resistance and avoid CMOS latch-up problem, in **Add Filler** menu:
  - a. Click **Select** button in Cell Names(s)
  - **b.** In **Select Filler Cells** menu, select all core filler cells, then click **Add** button to add these cells to the Cell Lists.

- c. Click Close button and return to Add Filler menu.
- **d.** Click **OK** button to add core fillers.



## Stream Out and Write Out Netlist

81. In INNOVUS menu, open Tools -> Set Mode -> Specify RC Extraction Mode



- a. •PostRoute
- b. Effort Level: O Signoff
- c. Extraction Type
  - Coupled RC O Decoupled RC (no noise, for STA)
- d. ☑ Layer Map File : 00LIB/qrc\_lefdef.layermap
- e. Click **OK** button



RC Extraction Mode

82. Perform 3D Full-Chip RC extraction. In INNOVUS menu, open Timing ->

#### Extract RC



a. ☑ Save SPEF to: CHIP.spef

b. RC Corner to Output: RC\_MAX

c. Click **OK** button



83. In INNOVUS command prompt, execute the following command to write out the SDF file for post-layout gate-level simulation:

innovus> write\_sdf -edges check\_edge -max\_view CHECK\_SETUP\_TIME \
-min\_view CHECK\_HOLD\_TIME -temperature 0.0::125 \
-voltage 1.98::1.62 CHIP.sdf

**Note:** the specified view names to *max\_view* and *min\_view* options should be defined in your MMMC configuration. Also, you can copy-paste this command from s11.cmd.

- 84. Save design netlist **CHIP.v** for post-layout gate-level simulation:
  - a. In INNOVUS command prompt, execute the following command:

innovus> saveNetlist CHIP.v ntegration

- 85. Save design netlist CHIP LVS.v for Calibre LVS check only:
  - **a.** In INNOVUS command prompt, execute the following command:

innovus> saveNetlist -excludeLeafCell -includePhysicalInst CHIP\_LVS.v

- 86. Save the routed design in GDSII format: CHIP.gds for Calibre DRC check:
  - a. In INNOVUS menu, open File -> Save -> GDS/OASIS



**b.** GDSII/OASIS Export Options

➤ Output Format: ⊙ GDSII/Stream

> Output File: CHIP.gds

➤ Map File: 00LIB/streamOut.map

➤ Library Name: **CHIP** 

➤ ☑ Structure Name: CHIP

- ➤ Merge Files: 00LIB/umc18\_lvs.gds2 00LIB/umc18io3v5v 6lm lvs.gds2
- ➤ Click **OK** button



## Post-Layout Gate-Level Simulation

- 87. You need to open another terminal window to run this step.
- 88. Change to directory Netlist
- 89. Perform post-layout gate-level simulation of CHIP.v

# % neverilog -f run.f New O

You can also change the cycle time in TEST\_CHIP.v to see the maximum clock rate of this design. (cycle time is defined as Tclk)

90. After post-layout gate-level simulation, **CHIP.tcf** is generated in this directory. This file will be used for power rail analysis.

## **Power Rail Analysis**

91. Repeat step 53 to step 59 in command line mode Power Rail Analysis section to perform power rail analysis with Voltus. Then you should display IR drop analysis result in INNOVUS.

## Appendix A: IO Pad assignment

#### Syntax of CHIP.io:

Version: 2

Pad: B2 S

Pad: B3 S

Pad: R2 E

Pad: R3 E PFILL(If this pad is a pad filler)

Pad: T1

Pad: T2

Pad: L1

Pad: L2

Pad: C1

Pad: C2

Pad: C3

Pad: C4

